EP1C6Q240I7N
- Manufacturer's Part No.:EP1C6Q240I7N
- Manufacturer:
- Categories:
- Sub-Categories:
- Series:Cyclone®
- Description:IC FPGA 185 I/O 240QFP
- Datasheet:
- Quantity:Buy NowAdd to Cart
- Payment:
- Delivery:
- In Stock: 1000
- Available: 2862
Reference Price(In US Dollars)
Qty | Unit Price | Ext.Price |
---|---|---|
1+ | US $76.63200 | US $76.63 |
10+ | US $57.47400 | US $574.74 |
30+ | US $49.81080 | US $1494.32 |
100+ | US $44.06340 | US $4406.34 |
500+ | US $41.38128 | US $20690.64 |
1000+ | US $38.31600 | US $38316.00 |
Do you want a lower wholesale price? Please send us an inquiry, and we will respond immediately.
- Description
- Alternatives
- Shopping Guide
The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-μm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices.
Features
The Cyclone device family offers the following features:
• 2,910 to 20,060 LEs, see Table 1–1
• Up to 294,912 RAM bits (36,864 bytes)
• Supports configuration through low-cost serial configuration device
• Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards
• Support for 66- and 33-MHz, 64- and 32-bit PCI standard
• High-speed (640 Mbps) LVDS I/O support
• Low-speed (311 Mbps) LVDS I/O support
• 311-Mbps RSDS I/O support
• Up to two PLLs per device provide clock multiplication and phase shifting
• Up to eight global clock lines with six clock resources available per logic array block (LAB) row
• Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM
• Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions.
Functional Equivalent (FE) materials, including Fused Filament Fabrication (FFF) form, assembly, and functionally compatible substitute materials.
SHIPPING GUIDE
Shipping Methods
Rest assured that your orders will be handled by these trusted providers, such as DHL, FedEx, SF, and UPS.
Shipping Cost
Shipping starts at $40 but varies for destinations like South Africa, Brazil, India, and more. The actual shipping charges depend on time zone, country, and package weight/volume.
Delivery Time
We ship orders once daily, around 5 p.m., except on Sundays. The estimated delivery time may vary depending on the courier service you choose, but typically ranges from 5 to 7 business days.
RELEVANT BLOGS & POSTS
Professional Platform
Full-speed Delivery
Wide Variety of Products
365 Days of Quality Assurance